Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Power Management Capabilities, Next Pointer And Capability ID (IDE_HOST_PMCAP_PMNP_PMCID) – Offset 50
This register contains the power management capabilities, next pointer And capability ID values.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:27 | 0h | RO | PME Support (PMES) This 5-bit field indicates the power states in which the function may assert PME#. A value of 0b for any bit indicates that the function is not capable of asserting the PME# signal while in that power state. |
26 | 0h | RO | D2 Support (D2S) Hardwired to 0 to indicate that this device does not support D2 |
25 | 0h | RO | D1 Support (D1S) Hardwired to 0 to indicate that this device does not support D1 |
24:22 | 0h | RO | Aux Current (AUXC) Not implemented. Hardwired to 0. |
21 | 1h | RO | Device Specific Initialization (DSI) indicates whether special initialization of this function is required (beyond the standard PCI configuration header) before the generic class device driver is able to use it. |
20 | 0h | RO | Reserved (RSVD) Reserved. |
19 | 0h | RO | PME Clock (PMECLK) Not implemented. Hardwired to 0. |
18:16 | 3h | RO | Version (VER) Hardwired to value of 011b indicates that this function complies with rev 1.2 of PCI Power Management Interface Spec |
15:8 | 0h | RO | Next Item Pointer (NP) Indicates the pointer for the next entry in the capabilities list. |
7:0 | 1h | RO | Capability ID (CID) Hardwired to 01h to indicate the linked list item as the PCI Power Management registers |