Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
REG RH_INTR_SIGNAL_ENABLE_0 (RH_INTR_SIGNAL_ENABLE_0) – Offset 198
RH_INTR_SIGNAL_ENABLE_0
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:13 | 0h | RO | Reserved (Reserved0) Ring Header Intr Enable Reserved |
12 | 0h | RW | IBI_READY_EN (IBI_READY_EN) Interrupt IBI READY ENABLE |
11 | 0h | RW | TRANSFER_COMPLETION_EN (TRANSFER_COMPLETION_EN) Interrupt TRANSFER COMPLETION ENABLE |
10 | 0h | RW | RING_OP_EN (RING_OP_EN) Interrupt RING OP ENABLE |
9 | 0h | RW | TRANSFER_ERR_SIGNAL_EN (TRANSFER_ERR_SIGNAL_EN) Interrupt TRANSFER ERR SIGNAL ENABLE |
8 | 0h | RO | Reserved (Reserved1) Ring Header Intr Enable Reserved |
7 | 0h | RO | Reserved (Reserved2) Ring Header Intr Enable Reserved |
6 | 0h | RO | Reserved (Reserved3) Ring Header Intr Enable Reserved |
5 | 0h | RW | TRANSFER_ABORT_SIGNAL_EN (TRANSFER_ABORT_SIGNAL_EN) TRANSFER ABORT SIGNAL ENABLE |
4 | 0h | RO | SS_RESERVED0 (SS_RESERVED0) Interrupt SS RESERVED0 |
3 | 0h | RO | SS_RESERVED1 (SS_RESERVED1) Interrupt SS RESERVED1 |
2 | 0h | RO | SS_RESERVED2 (SS_RESERVED2) Interrupt SS RESERVED2 |
1 | 0h | RO | SS_RESERVED3 (SS_RESERVED3) Interrupt SS RESERVED3 |
0 | 0h | RO | SS_RESERVED4 (SS_RESERVED4) Interrupt SS RESERVED4 |