Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
REG RH_INTR_STATUS_1 (RH_INTR_STATUS_1) – Offset 1190
RH_INTR_STATUS_1
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:13 | 0h | RO | Reserved (Reserved0) RH INTR STATUS 1 Reserved |
12 | 0h | RW/1C | IBI_READY_STAT (IBI_READY_STAT) RH INTR STATUS 2 IBI READY STAT |
11 | 0h | RW/1C | TRANSFER_COMPLETION_STAT (TRANSFER_COMPLETION_STAT) RH INTR STATUS 3 TRANSFER COMPLETION STAT |
10 | 0h | RW/1C | RING_OP_STAT (RING_OP_STAT) RH INTR STATUS 4 RING OP STAT |
9 | 0h | RW/1C | TRANSFER_ERR_STAT (TRANSFER_ERR_STAT) RH INTR STATUS 5TRANSFER ERR STAT |
8 | 0h | RO | Reserved (Reserved1) RH INTR STATUS 6 Reserved |
7 | 0h | RO | Reserved (Reserved2) RH INTR STATUS 7 Reserved |
6 | 0h | RO | Reserved (Reserved3) RH INTR STATUS 8 Reserved |
5 | 0h | RW/1C | TRANSFER_ABORT_STAT (TRANSFER_ABORT_STAT) RH INTR STATUS 9 TRANSFER ABORT STAT |
4:0 | 0h | RO | SS_RESERVED (SS_RESERVED) RH INTR STATUS 10 SS RESERVED |