Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
REG RH_INTR_STATUS_ENABLE_3 (RH_INTR_STATUS_ENABLE_3) – Offset 1594
RH_INTR_STATUS_ENABLE_3
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:13 | 0h | RO | Reserved (Reserved0) RH Interrupt STATUS ENABLE 3 Reserved |
12 | 0h | RW | IBI_READY_EN (IBI_READY_EN) RH Interrupt STATUS ENABLE 3 IBI READY EN |
11 | 0h | RW | TRANSFER_COMPLETION_EN (TRANSFER_COMPLETION_EN) RH Interrupt STATUS ENABLE 3 TRANSFER COMPLETION EN |
10 | 0h | RW | RING_OP_EN (RING_OP_EN) RH Interrupt STATUS ENABLE 3 RING OP EN |
9 | 0h | RW | TRANSFER_ERR_STAT_EN (TRANSFER_ERR_STAT_EN) RH Interrupt STATUS ENABLE 3 TRANSFER ERR STAT EN |
8 | 0h | RO | Reserved (Reserved1) RH Interrupt STATUS ENABLE 3 Reserved |
7 | 0h | RO | Reserved (Reserved2) RH Interrupt STATUS ENABLE 3 Reserved |
6 | 0h | RO | Reserved (Reserved3) RH Interrupt STATUS ENABLE 3 Reserved |
5 | 0h | RW | TRANSFER_ABORT_STAT_EN (TRANSFER_ABORT_STAT_EN) RH Interrupt STATUS ENABLE 3 TRANSFER ABORT STAT EN |
4 | 0h | RO | SS_RESERVED0 (SS_RESERVED0) RH Interrupt STATUS ENABLE 3 SS RESERVED0 |
3 | 0h | RO | SS_RESERVED1 (SS_RESERVED1) RH Interrupt STATUS ENABLE 3 SS RESERVED1 |
2 | 0h | RO | SS_RESERVED2 (SS_RESERVED2) RH Interrupt STATUS ENABLE 3 SS RESERVED2 |
1 | 0h | RO | SS_RESERVED3 (SS_RESERVED3) RH Interrupt STATUS ENABLE 3 SS RESERVED3 |
0 | 0h | RO | SS_RESERVED4 (SS_RESERVED4) RH Interrupt STATUS ENABLE 3 SS RESERVED4 |