Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Root Error Status (RES) – Offset 130
This is the Root Error Status registers. Refer description for each individual field below for more details of the register functionality.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:27 | 0h | RO | Advanced Error Interrupt Message Number (AEMN) Reserved. There is only one error interrupt allocated. |
26:7 | 0h | RO | Reserved |
6 | 0h | RW/1C/V/P | Fatal Error Messages Received (FEMR) Set when one or more Fatal Uncorrectable Error Messages have been received. |
5 | 0h | RW/1C/V/P | Non-Fatal Error Messages Received (NFEMR) Set when one or more Non-Fatal Uncorrectable error messages have been received |
4 | 0h | RW/1C/V/P | First Uncorrectable Fatal (FUF) Set when the first Uncorrectable Error message received is for a fatal error. |
3 | 0h | RW/1C/V/P | Multiple ERR_FATAL/NONFATAL Received (MENR) Set when either a fatal or a non-fatal error is received and the ENR bit is already set. |
2 | 0h | RW/1C/V/P | ERR_FATAL/NONFATAL Received (ENR) Set when either a fatal or a non-fatal error message is received. |
1 | 0h | RW/1C/V/P | Multiple ERR_COR Received (MCR) Set when a correctable error message is received and the CR bit is already set. |
0 | 0h | RW/1C/V/P | ERR_COR Received (CR) Set when a correctable error message is received. |