Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Status and Command (THC_CFG_STS_CMD) – Offset 4
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31 | 0h | RW/1C/V | Detected Parity Error (DPE) See the PCI spec. |
30 | 0h | RW/1C/V | Signaled System Error (SSE) See the PCI spec. |
29 | 0h | RW/1C/V | Received Master Abort (RMA) See the PCI spec |
28 | 0h | RW/1C/V | Received Target Abort (RTA) See the PCI spec |
27 | 0h | RW/1C/V | Signaled Target Abort (STA) See the PCI spec |
26:25 | 1h | RO | Devsel Timing (DEVT) See the PCI spec |
24 | 0h | RW/1C/V | Master Data Parity Error (MDPE) See the PCI spec |
23 | 1h | RO | Fast Back to Back Capable (FBTBC) Has no meaning on the internalbackbone |
22 | 0h | RO | Reserved (RSVD_22) Reserved. |
21 | 0h | RO | 66 Mhz Capable (MCAP) Not 66 MHz capable device. Has no meaning on the internal backbone. |
20 | 1h | RO | Capablities List (CAPL) See the PCI spec |
19 | 0h | RO/V | Interrupt Status (INTS) See the PCI spec |
18:11 | 0h | RO | Reserved (RSVD_18_11) Reserved. |
10 | 0h | RW | Interrupt Disable (INTD) See the PCI spec |
9 | 0h | RO | Fast Back to Back Enable (FBTBEN) See the PCI spec |
8 | 0h | RW | System Error Enable (SERREN) See the PCI spec |
7 | 0h | RO | Reserved (RSVD_7) Reserved. |
6 | 0h | RW | Parity Error Response (PERRR) See the PCI spec |
5 | 0h | RO | VGA Palette Snoop (VGAPS) See the PCI spec |
4 | 0h | RO | Memory Write and Invalidate Enable (MWRIEN) See the PCI spec |
3 | 0h | RO | Special Cycles (SPCYC) See the PCI spec |
2 | 0h | RW | Bus Master Enable (BME) See the PCI spec |
1 | 0h | RW | Memory Space Enable (MSE) See the PCI spec |
0 | 0h | RO | IO Space Enable (IOSE) See the PCI spec |