Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
XHC Latency Tolerance Parameters Medium Idle Time Control (XLTP_MITC) – Offset 8180
XHC Latency Tolerance Parameters Medium Idle Time Control
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:29 | 0h | RO | Reserved (RSVD) Reserved |
28:16 | 5h | RW | Minimum Medium Idle Time (MMIT) This is the minimum schedule idle time that must be available before a "Medium" LTR value can be indicated. |
15:13 | 0h | RO | Reserved (RSVD_1) Reserved |
12:0 | 2h | RW | Medium Idle Wake Latency (MIWL) This is the latency to access memory from the Medium Idle Latency state. |