Intel® Core™ Ultra 200H and 200U Series Processors CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 844345 | 01/29/2025 | 001 | Public |
Capabilities E (CAPID0_E_0_0_0_PCI) – Offset f0
Processor capability enumeration.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31 | 0h | RO | Reserved |
| 30 | 0h | RW/L | Crash Log Device 10 Disable (CRASHLOG_DIS) 0: Device 10 associated memory spaces are accessible. |
| 29:19 | 0h | RW/L | VDDQ_TX Maximum VID (VDDQ_VOLTAGE_MAX) VDDQ_TX Maximum VID value. |
| 18 | 0h | RW/L | IBECC Disable (IBECC_DIS) 0: IBECC enabled. |
| 17:10 | 0h | RW/L | Maximum DDR5 Frequency (MAX_DATA_RATE_DDR5) DDR5 Maximum Frequency Capability in 266Mhz units. |
| 9 | 0h | RW/L | DDR5 Support (DDR5_EN) 0: DDR5 memory is not supported |
| 8:1 | 0h | RW/L | Maximum LPDDR5 Frequency (MAX_DATA_RATE_LPDDR5) LPDDR5 Maximum Frequency Capability in 266Mhz units. |
| 0 | 0h | RW/L | LPDDR5 Support (LPDDR5_EN) 0: LPDDR5 memory is not supported |