Intel® Core™ Ultra 200H and 200U Series Processors CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 844345 | 01/29/2025 | 001 | Public |
Configurable TDP Level 2 (CONFIG_TDP_LEVEL2_0_0_0_MCHBAR_PCU) – Offset 5f48
Level 2 Configurable TDP settings.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 63 | 0h | RO | Reserved |
| 62:48 | 0h | RO/V | Minimum Package Power (PKG_MIN_PWR) Minimum package power setting allowed for this Configurable TDP level. |
| 47 | 0h | RO | Reserved |
| 46:32 | 0h | RO/V | Maximum Package Power (PKG_MAX_PWR) Maximum package power setting allowed for this Configurable TDP level. |
| 31:24 | 0h | RO | Reserved |
| 23:16 | 0h | RO/V | TDP Ratio (TDP_RATIO) TDP ratio for this Configurable TDP Level. |
| 15 | 0h | RO | Reserved |
| 14:0 | 0h | RO/V | Package TDP (PKG_TDP) Power Limit (PL1) for this Configurable TDP level. |