Intel® Core™ Ultra 200H and 200U Series Processors CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 844345 | 01/29/2025 | 001 | Public |
IBECC ECC Error Injection Control (ECC_INJ_CONTROL) – Offset d598
The ECC_INJ_CONTROL register configures the error injection mechanisms through the ECC _Inject field.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:16 | 0h | RO | Reserved |
| 15:8 | 0h | RW | Injection Count (COUNT) When ECC_INJECT mode is set to 0x3 or 0x7, inject an ECC error every time this counter expires. The ECC_Inject_count is incremented every time that a cache line is issued by IBECC |
| 7:3 | 0h | RO | Reserved |
| 2:0 | 0h | RW | ECC Error Injection Mode (ECC_INJECT) Configures the error injection mechanism |