Intel® Core™ Ultra 200H and 200U Series Processors CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 844345 | 01/29/2025 | 001 | Public |
Parity Error Log (PARITY_ERR_LOG) – Offset d578
PARITY_ERR_LOG register is used to store the error status information in parity enabled configurations along with the CMI address information of the address block of main memory in which an error has occurred.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 63 | 0h | RW/1C/V/P | Error Status (ERR_STS) Set by hardware, cleared by software when written to 1. |
| 62:61 | 0h | RO/V/P | Error Type (ERR_TYPE) Indicates the type of parity error ( 0x0 RSVD , 0x1 = write byte enable, 0x2 = write data, 0x3 = read data ) |
| 60 | 0h | RO/V/P | Transaction Type (TRANS_TYPE) Indicates the transaction in which the parity error occurred (0x0 = Partial Write , 0x1 = Read ) |
| 59:39 | 0h | RO | Reserved |
| 38:5 | 0h | RO/V/P | Error Address (ERR_ADDRESS) CMI address of the address block of main memory of which a parity error has occurred. |
| 4:0 | 0h | RO | Reserved |