Intel® Core™ Ultra 200H and 200U Series Processors CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 844345 | 01/29/2025 | 001 | Public |
Status and Command (STATUSCOMMAND) – Offset 4
Command register to programme interrupt disable bus master enable and Memory space enable.
Status register to read the errors and aborts.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31 | 0h | RW/1C | Detected Parity Error (DPE) Detected Parity Error |
| 30 | 0h | RW/1C | Signaled System Error (SSE) Signaled System Error |
| 29 | 0h | RW/1C | Received Master Abort (RMA) Received Master Abort |
| 28 | 0h | RW/1C | Received Target Abort (RTA) Received Target Abort |
| 27:25 | 0h | RO | Reserved |
| 24 | 0h | RW/1C | Master Data Parity Error (MDPE) Master Data Parity Error |
| 23:21 | 0h | RO | Reserved |
| 20 | 1h | RO | Cap List Field (CAPLIST) Indicates that the controller contains a capabilities pointer list |
| 19 | 0h | RO | Intrerrupt Status (INTR_STATUS) This bit reflects state of interrupt in the device |
| 18:11 | 0h | RO | Reserved |
| 10 | 0h | RW | Interrupt Disable (INTR_DISABLE) If '1', SB Interrupt generation is disabled |
| 9 | 0h | RO | Reserved |
| 8 | 0h | RW | SERR# Reporting Enable (SERR_ENABLE) SERR Enable Not implemented |
| 7 | 0h | RO | Reserved |
| 6 | 0h | RW | Parity Error Response Enable (PERE) Parity Error Response Enable |
| 5:3 | 0h | RO | Reserved |
| 2 | 0h | RW | Bus Master Enable (BME) Bus Master Enable |
| 1 | 0h | RW | Memory Space Enable (MSE) Memory Space Enable |
| 0 | 0h | RO | Reserved |