Intel® Core™ Ultra 200H and 200U Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 844346 | 01/29/2025 | 001 | Public |
GPI General Purpose Events Enable (GPI_GPE_EN_GPP_B_0) – Offset 250
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:25 | 0h | RO | Reserved |
| 24 | 0h | RO | GPI General Purpose Events Enable (GPI_GPE_EN_ishi3c0_clk_loopbk) This bit is used to enable/disable the generation of GPE to cause SCI and/or wake when the corresponding GPI_GPE_STS[i] bit is set. 0 = disable GPE generation 1 = enable GPE generation Note: The pad must also be routed for GPE functionality in order for GPE to be generated, i.e. the corresponding GPIRoutSCI must be set to '1'. Bit assignment: Bit0 = Pad0 Bit1 = Pad1 Bit2 = Pad2 ... Bit N-1= Pad N-1 \t\t\t |
| 23 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_23) Same description as bit 0 |
| 22 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_22) Same description as bit 0 |
| 21 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_21) Same description as bit 0 |
| 20 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_20) Same description as bit 0 |
| 19 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_19) Same description as bit 0 |
| 18 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_18) Same description as bit 0 |
| 17 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_17) Same description as bit 0 |
| 16 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_16) Same description as bit 0 |
| 15 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_15) Same description as bit 0 |
| 14 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_14) Same description as bit 0 |
| 13 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_13) Same description as bit 0 |
| 12 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_12) Same description as bit 0 |
| 11 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_11) Same description as bit 0 |
| 10 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_10) Same description as bit 0 |
| 9 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_9) Same description as bit 0 |
| 8 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_8) Same description as bit 0 |
| 7 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_7) Same description as bit 0 |
| 6 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_6) Same description as bit 0 |
| 5 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_5) Same description as bit 0 |
| 4 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_4) Same description as bit 0 |
| 3 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_3) Same description as bit 0 |
| 2 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_2) Same description as bit 0 |
| 1 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_1) Same description as bit 0 |
| 0 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_b_0) This bit is used to enable/disable the generation of GPE to cause SCI and/or wake when the corresponding GPI_GPE_STS[i] bit is set. |