Intel® Core™ Ultra 200S and 200HX Series Processors IOE-P I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 834823 | 01/29/2025 | 001 | Public |
Device Capabilities (DCAP) – Offset 44
Device Capabilities
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:29 | 0h | RO | Reserved (RSVD_M) Reserved. |
| 28 | 0h | RO | Function Level Reset Capable (FLRC) Not supported in Root Ports |
| 27:26 | 0h | RO | Captured Slot Power Limit Scale (CSPS) Not supported. |
| 25:18 | 0h | RO | Captured Slot Power Limit Value (CSPV) Not supported. |
| 17:16 | 0h | RO | Reserved |
| 15 | 1h | RO | Role Based Error Reporting (RBER) Indicates that this device implements the functionality defined in the Error Reporting ECN as required by the PCI Express 1.1 spec. |
| 14 | 0h | RO | Reserved. On previous version of the specification this was Power Indicator Present (PIP) Reserved. On previous version of the specification this was Power Indicator Present |
| 13 | 0h | RO | Reserved. On previous version of the specification this was Attention Indicator Present (AIP) Reserved. On previous version of the specification this was Attention Indicator Present |
| 12:0 | 0h | RO | Reserved |