Intel® Core™ Ultra 200S and 200HX Series Processors IOE-P I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 834823 | 01/29/2025 | 001 | Public |
XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) – Offset 817c
XHC Latency Tolerance Parameters High Idle Time Control
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:29 | 0h | RO | Reserved (RSVD) Reserved |
| 28:16 | 5h | RW | Minimum High Idle Time (MHIT) This is the minimum schedule idle time that must be available before a "High" LTR value can be indicated. |
| 15:13 | 0h | RO | Reserved (RSVD_1) Reserved |
| 12:0 | 2h | RW | High Idle Wake Latency (HIWL) This is the latency to access memory from the High Idle Latency state. |