Intel® Core™ Ultra 200S and 200HX Series Processors SOC I/O Registers
ID | Date | Version | Classification |
---|---|---|---|
834819 | 01/29/2025 | 001 | Public |
General Purpose Event 1 Enable [63:32] (GPE1_EN_95_64) – Offset 24
Enables for interrupts for GPE1_STS_95_64
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:8 | 0h | RO | Reserved |
7 | 0h | RW/V | IOE PCI Express Enable (IOE_PCI_EXP_EN) Enables SCI when PCI_EXP_STS bit is set. This is used to allow the PCI Express ports, to cause an SCI due to wake/PME events. |
6:4 | 0h | RO | Reserved |
3 | 0h | RW/V | SPD PCI Express Enable (SPD_PCI_EXP_EN) Enables SCI when PCI_EXP_STS bit is set. This is used to allow the PCI Express ports, to cause an SCI due to wake/PME events. |
2 | 0h | RW/V | SPC PCI Express Enable (SPC_PCI_EXP_EN) Enables SCI when PCI_EXP_STS bit is set. This is used to allow the PCI Express ports, to cause an SCI due to wake/PME events. |
1 | 0h | RW/V | SPB PCI Express Enable (SPB_PCI_EXP_EN) Enables SCI when PCI_EXP_STS bit is set. This is used to allow the PCI Express ports, to cause an SCI due to wake/PME events. |
0 | 0h | RW/V | SPA PCI Express Enable (SPA_PCI_EXP_EN) Enables SCI when PCI_EXP_STS bit is set. This is used to allow the PCI Express ports, to cause an SCI due to wake/PME events. |