Intel® Core™ Ultra 200S and 200HX Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 834819 | 01/29/2025 | 001 | Public |
SMLINK_PIN_CTL Register (SMLC) – Offset e
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 7:3 | 0h | RO | Reserved (RSVD) Reserved |
| 2 | 1h | RW | SMLINK_CLK_CTL (SMLINK_CLK_CTL) 0 = SMLINK[0] pin is driven low, independent of what the other SMLINK logic would otherwise indicate for the SMLINK(0) pin. |
| 1 | 0h | RO/V | SMLINK[1]_CUR_STS (SMLINK1_CUR_STS) This bit has a default value that is dependent on an external signal level. This returns the |
| 0 | 0h | RO/V | SMLINK[0]_CUR_STS (SMLINK0_CUR_STS) This bit has a default value that is dependent on an external signal level. This returns the value on the SMLINK[0] pin. It will be 1 to indicate high, 0 to indicate low. This allows software to read the current state of the pin. |