Intel® Core™ Ultra 200S and 200HX Series Processors SOC I/O Registers
ID | Date | Version | Classification |
---|---|---|---|
834819 | 01/29/2025 | 001 | Public |
SPI BAR0 MMIO (BIOS_SPI_BAR0) – Offset 10
Base Address for BAR0 - MMIO Registers
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:12 | 0h | RW | Memory BAR (MEMBAR) Software programs this register with the base address of the device's memory region. The Host/BIOS MMIO registers in the flash controller are offset from this BAR. |
11:4 | 0h | RO | Memory Size (MEMSIZE) Hardwired to 0 to indicate 4KB of memory space. |
3 | 0h | RO | Prefetchable (PREFETCH) A device can mark a range as prefetchable if there are no side effects on reads, the device returns all bytes on reads regardless of the byte enables. |
2:1 | 0h | RO | Type (TYP) Hardwired to 0 to indicate that Base register is 32 bits wide and mapping can be done anywhere in the 32-bit Memory Space. |
0 | 0h | RO | Memory Space Indicator (MEMSPACE) Hardwired to 0 to identify a Memory BAR. |