×
搜索
Intel® SDP for Mobile Based on Tiger Lake Y
I/O Signal Planes and States
Intel® 500 Series Chipset Family On-Package PCH Datasheet Volume 1
Datasheet
Download as PDF
View More
ID
Date
Version
Classification
631119
13/07/2021 00:00:00
007
006
005
004
003
002
001
Public Content
Clear Search
Document Table of Contents
Document Table of Contents
Legal Disclaimer
Revision History
Introduction and SKU Definition
PCH Controller Device IDs
Memory Mapping
System Management
High Precision Event Timer (HPET)
PCH Thermal Sensor
Power Delivery
Pin Straps
Electrical and Thermal Characteristics
8254 Timers
Audio Voice and Speech
Controller Link
Processor Sideband Signals
Digital Display Signals
Enhanced Serial Peripheral Interface eSPI
General Purpose Input and Output
Intel® Serial I/O Inter-Integrated Circuit (I2C) Controllers
Gigabit Ethernet Controller
Integrated Sensor Hub (ISH)
PCH and System Clocks
PCI Express* (PCIe*)
Power Management
Real Time Clock (RTC)
Serial ATA (SATA)
System Management Interface and SMLink
Host System Management Bus (SMBus) Controller
Serial Peripheral Interface (SPI)
Touch Host Controller (THC)
Intel® Serial IO Generic SPI (GSPI) Controllers
Testability
Intel® Serial I/O Universal Asynchronous Receiver/Transmitter (UART) Controllers
Universal Serial Bus (USB)
Connectivity Integrated (CNVi)
GPIO Serial Expander
Private Configuration Space Target Port ID
Miscellaneous Signals
Legal Disclaimer
Revision History
Introduction and SKU Definition
Introduction and SKU Definition
Overview
SKU Definition
Flexible High Speed I/O
Overview
SKU Definition
Flexible High Speed I/O
Flexible High Speed I/O
PCH-LP (UP4)
PCH-LP (UP3)
Flexible I/O Lane Selection
PCH-LP (UP4)
PCH-LP (UP3)
Flexible I/O Lane Selection
PCH Controller Device IDs
Device and Revision ID Table
Device and Revision ID Table
Memory Mapping
Memory Mapping
Functional Description
Memory Map
Functional Description
Functional Description
PCI Devices and Functions
Fixed I/O Address Ranges
Variable I/O Decode Ranges
PCI Devices and Functions
Fixed I/O Address Ranges
Variable I/O Decode Ranges
Memory Map
Memory Map
Boot Block Update Scheme
Boot Block Update Scheme
System Management
System Management
Theory of Operation
Theory of Operation
Theory of Operation
Handling an Intruder
TCO Modes
Handling an Intruder
TCO Modes
High Precision Event Timer (HPET)
Features Supported
Features Supported
Features Supported
Timer Accuracy
Timer off-load
Interrupt Mapping
Periodic Versus Non-Periodic Modes
Enabling the Timers
Interrupt Levels
Timer Accuracy
Timer off-load
Interrupt Mapping
Periodic Versus Non-Periodic Modes
Enabling the Timers
Interrupt Levels
PCH Thermal Sensor
PCH Thermal Sensor
Modes of Operation
Temperature Trip Point
Thermal Sensor Accuracy (Taccuracy)
Thermal Reporting to an EC
Thermal Trip Signal (PCHHOT#)
Modes of Operation
Temperature Trip Point
Thermal Sensor Accuracy (Taccuracy)
Thermal Reporting to an EC
Thermal Trip Signal (PCHHOT#)
Power Delivery
Power Delivery
Power and Ground Signals
FIVR
Power and Ground Signals
FIVR
Pin Straps
Electrical and Thermal Characteristics
8254 Timers
8254 Timers
Timer Programming
Reading from the Interval Timer
Timer Programming
Reading from the Interval Timer
Audio Voice and Speech
Audio Voice and Speech
Features Supported
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Features Supported
Features Supported
Intel® High Definition Audio (Intel® HD Audio) Controller Capabilities
Audio DSP Capabilities
Intel® High Definition Audio Interface Capabilities
Direct Attached Digital Microphone (PDM) Interface
USB Audio Offload Support
I2S/PCM Interface
Intel® Display Audio Interface
MIPI* SoundWire* Interface
Intel® High Definition Audio (Intel® HD Audio) Controller Capabilities
Audio DSP Capabilities
Intel® High Definition Audio Interface Capabilities
Direct Attached Digital Microphone (PDM) Interface
USB Audio Offload Support
I2S/PCM Interface
Intel® Display Audio Interface
MIPI* SoundWire* Interface
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Controller Link
Controller Link
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
External CL_RST# Pin Driven/Open-drained Mode Support
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
External CL_RST# Pin Driven/Open-drained Mode Support
Processor Sideband Signals
Processor Sideband Signals
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Digital Display Signals
Digital Display Signals
Signal Description
Embedded DisplayPort* (eDP*/MIPI*) Backlight Control Signals
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Signal Description
Embedded DisplayPort* (eDP*/MIPI*) Backlight Control Signals
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Enhanced Serial Peripheral Interface eSPI
Enhanced Serial Peripheral Interface eSPI
References
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
References
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
Operating Frequency
Protocols
WAIT States from eSPI Slave
In-Band Link Reset
Slave Discovery
Flash Sharing Mode
PECI Over eSPI
Multiple OOB Master
Channels and Supported Transactions
Operating Frequency
Protocols
WAIT States from eSPI Slave
In-Band Link Reset
Slave Discovery
Flash Sharing Mode
PECI Over eSPI
Multiple OOB Master
Channels and Supported Transactions
General Purpose Input and Output
General Purpose Input and Output
Signal Description
Functional Description
Signal Description
Functional Description
Functional Description
Configurable GPIO Voltage
GPIO Buffer Impedance Compensation
Interrupt / IRQ via GPIO Requirement
Programmable Hardware Debouncer
Integrated Pull-ups and Pull-downs
SCI / SMI# and NMI
Timed GPIO
GPIO Blink (BK) and Serial Blink (SBK)
GPIO Ownership
Native Function and TERM Bit Setting
Configurable GPIO Voltage
GPIO Buffer Impedance Compensation
Interrupt / IRQ via GPIO Requirement
Programmable Hardware Debouncer
Integrated Pull-ups and Pull-downs
SCI / SMI# and NMI
Timed GPIO
GPIO Blink (BK) and Serial Blink (SBK)
GPIO Ownership
Native Function and TERM Bit Setting
Intel® Serial I/O Inter-Integrated Circuit (I2C) Controllers
Intel® Serial I/O Inter-Integrated Circuit (I2C) Controllers
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
Protocols Overview
DMA Controller
Reset
Interrupts
Power Management
Error Handling
Programmable SDA Hold Time
Protocols Overview
DMA Controller
Reset
Interrupts
Power Management
Error Handling
Programmable SDA Hold Time
Gigabit Ethernet Controller
Gigabit Ethernet Controller
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
GbE PCI Express* Bus Interface
Error Events and Error Reporting
Ethernet Interface
PCI Power Management
GbE PCI Express* Bus Interface
Error Events and Error Reporting
Ethernet Interface
PCI Power Management
Integrated Sensor Hub (ISH)
Integrated Sensor Hub (ISH)
Feature Overview
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Feature Overview
Feature Overview
ISH I2C Controllers
ISH UART Controller
ISH GSPI Controller
ISH GPIOs
ISH I2C Controllers
ISH UART Controller
ISH GSPI Controller
ISH GPIOs
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
ISH Micro-Controller
SRAM
PCI Host Interface
Power Domains and Management
ISH IPC
ISH Interrupt Handling via IOAPIC (Interrupt Controller)
ISH Micro-Controller
SRAM
PCI Host Interface
Power Domains and Management
ISH IPC
ISH Interrupt Handling via IOAPIC (Interrupt Controller)
PCH and System Clocks
PCH and System Clocks
Integrated Clock Controller (ICC)
Signal Descriptions
I/O Signal Pin States
Integrated Clock Controller (ICC)
Signal Descriptions
I/O Signal Pin States
PCI Express* (PCIe*)
PCI Express* (PCIe*)
Signal Description
I/O Signal Planes and States
PCI Express* Port Support Feature Details
Functional Description
Signal Description
I/O Signal Planes and States
PCI Express* Port Support Feature Details
Functional Description
Functional Description
Interrupt Generation
PCI Express* Power Management
Dynamic Link Throttling
Port 8xh Decode
Separate Reference Clock with Independent SSC (SRIS)
Advanced Error Reporting
Single - Root I/O Virtualization (SR - IOV)
SERR# Generation
Hot - Plug
PCI Express* Lane Polarity Inversion
Precision Time Measurement (PTM)
Interrupt Generation
PCI Express* Power Management
Dynamic Link Throttling
Port 8xh Decode
Separate Reference Clock with Independent SSC (SRIS)
Advanced Error Reporting
Single - Root I/O Virtualization (SR - IOV)
SERR# Generation
Hot - Plug
PCI Express* Lane Polarity Inversion
Precision Time Measurement (PTM)
Power Management
Power Management
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
Features
PCH S0 Low Power
Power Management Sub-state
PCH and System Power States
SMI#/SCI Generation
C-States
Dynamic 38.4 MHz Clock Control
Sleep States
Event Input Signals and Their Usage
ALT Access Mode
System Power Supplies, Planes, and Signals
Legacy Power Management Theory of Operation
Reset Behavior
Features
PCH S0 Low Power
Power Management Sub-state
PCH and System Power States
SMI#/SCI Generation
C-States
Dynamic 38.4 MHz Clock Control
Sleep States
Event Input Signals and Their Usage
ALT Access Mode
System Power Supplies, Planes, and Signals
Legacy Power Management Theory of Operation
Reset Behavior
Real Time Clock (RTC)
Real Time Clock (RTC)
Signal Description
I/O Signal Planes and States
Signal Description
I/O Signal Planes and States
Serial ATA (SATA)
Serial ATA (SATA)
Signals Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Signals Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
SATA 6 Gb/s Support
SATA Feature Support
Hot - Plug Operation
Intel® Rapid Storage Technology (Intel® RST)
Power Management Operation
SATA Device Presence
SATA LED
Advanced Host Controller Interface (AHCI) Operation
Enclosure Management (SGPIO Signals)
SATA 6 Gb/s Support
SATA Feature Support
Hot - Plug Operation
Intel® Rapid Storage Technology (Intel® RST)
Power Management Operation
SATA Device Presence
SATA LED
Advanced Host Controller Interface (AHCI) Operation
Enclosure Management (SGPIO Signals)
System Management Interface and SMLink
System Management Interface and SMLink
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
Integrated USB-C Usage
Integrated USB-C Usage
Host System Management Bus (SMBus) Controller
Host System Management Bus (SMBus) Controller
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
SMBus Power Gating
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
Host Controller
SMBus Slave Interface
Host Controller
SMBus Slave Interface
SMBus Power Gating
Serial Peripheral Interface (SPI)
Serial Peripheral Interface (SPI)
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
VCCSPI Voltage (3.3 V or 1.8 V) Selection
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
SPI0 for Flash
SPI0 Support for TPM
SPI0 for Flash
SPI0 Support for TPM
VCCSPI Voltage (3.3 V or 1.8 V) Selection
Touch Host Controller (THC)
Touch Host Controller (THC)
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Intel® Serial IO Generic SPI (GSPI) Controllers
Intel® Serial IO Generic SPI (GSPI) Controllers
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
Controller Overview
DMA Controller
Reset
Power Management
Interrupts
Error Handling
Controller Overview
DMA Controller
Reset
Power Management
Interrupts
Error Handling
Testability
Testability
JTAG
Boundry Scan Sideband Signals
Intel® Trace Hub (Intel® TH)
Direct Connect Interface (DCI)
JTAG
JTAG
Signal Description
I/O Signal Planes and States
Signal Description
I/O Signal Planes and States
Boundry Scan Sideband Signals
Boundry Scan Sideband Signals
Signal Description
Signal Description
Intel® Trace Hub (Intel® TH)
Direct Connect Interface (DCI)
Direct Connect Interface (DCI)
Out Of Band (OOB) Hosting DCI
USB 3.2 Hosting DCI.DBC
Out Of Band (OOB) Hosting DCI
USB 3.2 Hosting DCI.DBC
Intel® Serial I/O Universal Asynchronous Receiver/Transmitter (UART) Controllers
Intel® Serial I/O Universal Asynchronous Receiver/Transmitter (UART) Controllers
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
UART Serial (RS-232) Protocols Overview
16550 8-bit Addressing - Debug Driver Compatibility
DMA Controller
Reset
Power Management
Interrupts
Error Handling
UART Serial (RS-232) Protocols Overview
16550 8-bit Addressing - Debug Driver Compatibility
DMA Controller
Reset
Power Management
Interrupts
Error Handling
Universal Serial Bus (USB)
Universal Serial Bus (USB)
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
AUX BIAS Control - USB Type-C Implementation with no Retimer
Supported USB 2.0 Ports
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Functional Description
eXtensible Host Controller Interface (xHCI) Controller
USB Dual Role Support - eXtensible Device Controller Interface (xDCI) Controller
eXtensible Host Controller Interface (xHCI) Controller
USB Dual Role Support - eXtensible Device Controller Interface (xDCI) Controller
AUX BIAS Control - USB Type-C Implementation with no Retimer
Supported USB 2.0 Ports
Connectivity Integrated (CNVi)
Connectivity Integrated (CNVi)
Signal Description
Integrated Pull-ups and Pull-downs
I/O Signal Planes and States
Functional Description
Signal Description
Integrated Pull-ups and Pull-downs
I/O Signal Planes and States
Functional Description
GPIO Serial Expander
GPIO Serial Expander
Signal Description
Integrated Pull-ups and Pull-downs
Functional Description
Signal Description
Integrated Pull-ups and Pull-downs
Functional Description
Private Configuration Space Target Port ID
Miscellaneous Signals
Miscellaneous Signals
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Clear Search
more
pages
Legal Disclaimer
Revision History
Introduction and SKU Definition
Overview
SKU Definition
Flexible High Speed I/O
PCH-LP (UP4)
PCH-LP (UP3)
Flexible I/O Lane Selection
PCH Controller Device IDs
Device and Revision ID Table
Memory Mapping
Functional Description
PCI Devices and Functions
Fixed I/O Address Ranges
Variable I/O Decode Ranges
Memory Map
Boot Block Update Scheme
System Management
Theory of Operation
Handling an Intruder
TCO Modes
High Precision Event Timer (HPET)
Features Supported
Timer Accuracy
Timer off-load
Interrupt Mapping
Periodic Versus Non-Periodic Modes
Enabling the Timers
Interrupt Levels
PCH Thermal Sensor
Modes of Operation
Temperature Trip Point
Thermal Sensor Accuracy (Taccuracy)
Thermal Reporting to an EC
Thermal Trip Signal (PCHHOT#)
Power Delivery
Power and Ground Signals
FIVR
Pin Straps
Electrical and Thermal Characteristics
8254 Timers
Timer Programming
Reading from the Interval Timer
Audio Voice and Speech
Features Supported
Intel® High Definition Audio (Intel® HD Audio) Controller Capabilities
Audio DSP Capabilities
Intel® High Definition Audio Interface Capabilities
Direct Attached Digital Microphone (PDM) Interface
USB Audio Offload Support
I2S/PCM Interface
Intel® Display Audio Interface
MIPI* SoundWire* Interface
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Controller Link
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
External CL_RST# Pin Driven/Open-drained Mode Support
Processor Sideband Signals
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Digital Display Signals
Signal Description
Embedded DisplayPort* (eDP*/MIPI*) Backlight Control Signals
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Enhanced Serial Peripheral Interface eSPI
References
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Operating Frequency
Protocols
WAIT States from eSPI Slave
In-Band Link Reset
Slave Discovery
Flash Sharing Mode
PECI Over eSPI
Multiple OOB Master
Channels and Supported Transactions
General Purpose Input and Output
Signal Description
Functional Description
Configurable GPIO Voltage
GPIO Buffer Impedance Compensation
Interrupt / IRQ via GPIO Requirement
Programmable Hardware Debouncer
Integrated Pull-ups and Pull-downs
SCI / SMI# and NMI
Timed GPIO
GPIO Blink (BK) and Serial Blink (SBK)
GPIO Ownership
Native Function and TERM Bit Setting
Intel® Serial I/O Inter-Integrated Circuit (I2C) Controllers
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Protocols Overview
DMA Controller
Reset
Interrupts
Power Management
Error Handling
Programmable SDA Hold Time
Gigabit Ethernet Controller
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
GbE PCI Express* Bus Interface
Error Events and Error Reporting
Ethernet Interface
PCI Power Management
Integrated Sensor Hub (ISH)
Feature Overview
ISH I2C Controllers
ISH UART Controller
ISH GSPI Controller
ISH GPIOs
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
ISH Micro-Controller
SRAM
PCI Host Interface
Power Domains and Management
ISH IPC
ISH Interrupt Handling via IOAPIC (Interrupt Controller)
PCH and System Clocks
Integrated Clock Controller (ICC)
Signal Descriptions
I/O Signal Pin States
PCI Express* (PCIe*)
Signal Description
I/O Signal Planes and States
PCI Express* Port Support Feature Details
Functional Description
Interrupt Generation
PCI Express* Power Management
Dynamic Link Throttling
Port 8xh Decode
Separate Reference Clock with Independent SSC (SRIS)
Advanced Error Reporting
Single - Root I/O Virtualization (SR - IOV)
SERR# Generation
Hot - Plug
PCI Express* Lane Polarity Inversion
Precision Time Measurement (PTM)
Power Management
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Features
PCH S0 Low Power
Power Management Sub-state
PCH and System Power States
SMI#/SCI Generation
C-States
Dynamic 38.4 MHz Clock Control
Sleep States
Event Input Signals and Their Usage
ALT Access Mode
System Power Supplies, Planes, and Signals
Legacy Power Management Theory of Operation
Reset Behavior
Real Time Clock (RTC)
Signal Description
I/O Signal Planes and States
Serial ATA (SATA)
Signals Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
SATA 6 Gb/s Support
SATA Feature Support
Hot - Plug Operation
Intel® Rapid Storage Technology (Intel® RST)
Power Management Operation
SATA Device Presence
SATA LED
Advanced Host Controller Interface (AHCI) Operation
Enclosure Management (SGPIO Signals)
System Management Interface and SMLink
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Integrated USB-C Usage
Host System Management Bus (SMBus) Controller
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Host Controller
SMBus Slave Interface
SMBus Power Gating
Serial Peripheral Interface (SPI)
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
SPI0 for Flash
SPI0 Support for TPM
VCCSPI Voltage (3.3 V or 1.8 V) Selection
Touch Host Controller (THC)
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Intel® Serial IO Generic SPI (GSPI) Controllers
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
Controller Overview
DMA Controller
Reset
Power Management
Interrupts
Error Handling
Testability
JTAG
Signal Description
I/O Signal Planes and States
Boundry Scan Sideband Signals
Signal Description
Intel® Trace Hub (Intel® TH)
Direct Connect Interface (DCI)
Out Of Band (OOB) Hosting DCI
USB 3.2 Hosting DCI.DBC
Intel® Serial I/O Universal Asynchronous Receiver/Transmitter (UART) Controllers
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
UART Serial (RS-232) Protocols Overview
16550 8-bit Addressing - Debug Driver Compatibility
DMA Controller
Reset
Power Management
Interrupts
Error Handling
Universal Serial Bus (USB)
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
Functional Description
eXtensible Host Controller Interface (xHCI) Controller
USB Dual Role Support - eXtensible Device Controller Interface (xDCI) Controller
AUX BIAS Control - USB Type-C Implementation with no Retimer
Supported USB 2.0 Ports
Connectivity Integrated (CNVi)
Signal Description
Integrated Pull-ups and Pull-downs
I/O Signal Planes and States
Functional Description
GPIO Serial Expander
Signal Description
Integrated Pull-ups and Pull-downs
Functional Description
Private Configuration Space Target Port ID
Miscellaneous Signals
Signal Description
Integrated Pull-Ups and Pull-Downs
I/O Signal Planes and States
I/O Signal Planes and States
I/O Signal Planes and States
Signal Name
Power Plane
During Reset
2
Immediately After Reset
2
S4/S5
Deep Sx
High Definition Audio Interface
HDA_SDI0
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
HDA_SDI1
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
HDA_SDO
Primary
Internal Pull-Down
Driven Low
Internal Pull-Down
OFF
HDA_BCLK
Primary
Driven Low
Driven Low
Driven Low
OFF
HDA_SYNC
Primary
Internal Pull-Down
Driven Low
Internal Pull-Down
OFF
HDA_RST#
Primary
Driven Low
Driven Low
Driven Low
OFF
I
2
S/PCM Interface
I2S0_SCLK
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S0_SFRM
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S0_TXD
Primary
Internal Pull-Down
Driven Low
Internal Pull-Down
OFF
I2S0_RXD
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S1_SCLK
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S1_SFRM
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S1_TXD
Primary
Driven Low
Driven Low
Driven Low
OFF
I2S1_RXD
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S2_SCLK
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S2_SFRM
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S2_TXD
Primary
Driven Low
Driven Low
Driven Low
OFF
I2S2_RXD
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S_MCLK1
Primary
Driven Low
Driven Low
Driven Low
OFF
I2S_MCLK2
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S3_SCLK
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S3_SFRM
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S3_TXD
Primary
Driven Low
Driven Low
Driven Low
OFF
I2S3_RXD
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S4_SCLK
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S4_SFRM
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S4_TXD
Primary
Driven Low
Driven Low
Driven Low
OFF
I2S4_RXD
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S5_SCLK
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S5_SFRM
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
I2S5_TXD
Primary
Driven Low
Driven Low
Driven Low
OFF
I2S5_RXD
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
DMIC
DMIC_CLK_A0
Primary
Driven Low
Driven Low
Driven Low
OFF
DMIC_CLK_B0
Primary
Driven Low
Driven Low
Driven Low
OFF
DMIC_DATA0
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
DMIC_CLK_A1
Primary
Driven Low
Driven Low
Driven Low
OFF
DMIC_CLK_B1
Primary
Driven Low
Driven Low
Driven Low
OFF
DMIC_DATA1
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
SoundWire* Interface
SNDW0_CLK
Primary
Driven Low
Driven Low
Driven Low
OFF
SNDW0_DATA
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
SNDW1_CLK
Primary
Driven Low
Driven Low
Driven Low
OFF
SNDW1_DATA
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
SNDW2_CLK
Primary
Driven Low
Driven Low
Driven Low
OFF
SNDW2_DATA
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
SNDW3_CLK
Primary
Driven Low
Driven Low
Driven Low
OFF
SNDW3_DATA
Primary
Internal Pull-Down
Internal Pull-Down
Internal Pull-Down
OFF
Misc
SPKR
Primary
Internal Pull-Down
Driven Low
Internal Pull-Down
OFF
Notes:
SPKR and I2S0_TXD are also straps in which the pull-down only occurs during the sampling window and then the pull-ups are disabled.
Reset reference for primary well pins is RSMRST#.
Controller Link
Integrated Pull-Ups and Pull-Downs
Controller Link