| GPP_B04/BK0/ISH_GP4/SBK0/USB-C_GPP_B04 | OD | Blink BK 0: This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details. |
| GPP_B05/BK1/ISH_GP0/SBK1/USB-C_GPP_B05 | OD | Blink BK 1: This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details. |
| GPP_B06/BK2/ISH_GP1/SBK2/USB-C_GPP_B06 | OD | Blink BK 2: This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details. |
| GPP_B07/BK3/ISH_GP2/SBK3/USB-C_GPP_B07 | OD | Blink BK 3: This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details. |
| GPP_B08/BK4/ISH_GP3/SBK4/USB-C_GPP_B08 | OD | Blink BK 4: This function provides the blink (or PWM) capability. The blink/PWM frequency and duty cycle is programmable through the PWM Control register. Refer to Volume 2 for details. |
| GPP_E22/DDPA_CTRLCLK/DNX_FORCE_RELOAD/USB-C_GPP_E22 | I | Download and Execute (DnX): Intel® CSME ROM samples this pin anytime ROM begins execution. This includes the following conditions: - G3 Exit.
- Sx, Moff Exit.
- Cold Reset (Host Reset with Power Cycle) Exit.
- Warm Reset (Host Reset without Power Cycle) Exit if Intel® CSME was shut down in Warm Reset.
- 0 => No DnX; 1 => Enter DnX Mode.
This pin must not be sampled high at the sampling time for normal operation. |
| GPP_E00/SATAXPCIE0/SATAGP0/USB-C_GPP_E00 | I | SATA port 0 or PCIe port mux select : This is used to select SATA/PCIe function to support implementations like SATA Express or mSATA. |
| GPP_F10/SATAXPCIE1/SATAGP1/ISH_GP6A/USB-C_GPP_F10 | I | SATA port 1 or PCIe port mux select : This is used to select SATA/PCIe function to support implementations like SATA Express or mSATA. |
| GPP_B04/BK0/ISH_GP4/SBK0/USB-C_GPP_B04 | OD | Serial Blink SBK 0: This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. |
| GPP_B05/BK1/ISH_GP0/SBK1/USB-C_GPP_B05 | OD | Serial Blink SBK 1: This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. |
| GPP_B06/BK2/ISH_GP1/SBK2/USB-C_GPP_B06 | OD | Serial Blink SBK 2: This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. |
| GPP_B07/BK3/ISH_GP2/SBK3/USB-C_GPP_B07 | OD | Serial Blink SBK 3: This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. |
| GPP_B08/BK4/ISH_GP3/SBK4/USB-C_GPP_B08 | OD | Serial Blink SBK 4: This function provides the capability to serialize POST or other messages on the pin to a serial monitor. The Serial Blink message is programmed through the Serial Blink Command/Status and Serial Blink Data registers. |
| GPP_B22/TIME_SYNC0/ISH_GP5/USB-C_GPP_B22 | I | Time Synchronization GPIO 0: Timed GPIO event for time synchronization for interfaces that do not support time synchronization natively. |
| SKTOCC# | N/A | Socket Occupied: Pulled down directly in the processor package to the ground. System board designers may use this signal to determine if the processor is present for safety purposes, it helps to avoid accidentally applying power to the socket while nothing is installed into the socket. If the customers do not want to use or do not need to use the pin (PKG without socket), they can leave it floating. |