Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
| ID | Date | Version | Classification |
|---|---|---|---|
| 615146 | 08/09/2019 | 1.2 | Public |
Force Event Register for Error Interrupt Status (forceeventforerrintsts) – Offset 52
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 14:11 | - | - | Reserved
|
| 10 | 0h | RO | Force Event for Tuning Error (forcetuningerr) 1 – Interrupt is generated |
| 9 | 0h | RO | Force Event for ADMA (forceadmaerr) 1 - Interrupt is generated |
| 8 | 0h | RO | Force Event for Auto CMD Error (forceautocmderr) 1 – Interrupt is generated |
| 7 | 0h | RO | Force Event for Current Limit (forcecurrlimerr) 1 – Interrupt is generated |
| 6 | 0h | WO | Force Event for Data End Bit Error (forcedatendbiterr) 1 – Interrupt is generated |
| 5 | 0h | RO | Force Event for Data CRC Error (forcedatcrcerr) 1 – Interrupt is generated |
| 4 | 0h | RO | Force Event for Data Timeout Error (forcedattimeouterr) 1 – Interrupt is generated |
| 3 | 0h | RO | Force Event for Command Index Error (forcecmdindexerr) 1 – Interrupt is generated |
| 2 | 0h | RO | Force Event for Command CRC Error (forcecmdendbiterr) 1 – Interrupt is generated |
| 1 | 0h | RO | Force Event for Command CRC Error (forcecmdcrcerr) 1 – Interrupt is generated |
| 0 | 0h | RO | Force Event for CMD Timeout Error (forcecmdtimeouterr) 1 – Interrupt is generated |