Intel® Core™ Ultra Processor
Specification Update
Identification Information
Component Identification via Programming Interface
The processor stepping is identified by the following register contents:
Table 2-1. Component Identification
Samples | Stepping | CPUID | Reserved [31:28] | Extended Family [27:20] | Extended Model [19:16] | Reserved [15:14] | Processor Type [13:12] | Family Code [11:8] | Model Number [7:4] | Stepping ID [3:0] |
MTL-H 6P+8E | C0 | 0xA06A4 | Reserved | 0000000b | 1010b | Reserved | 00b | 0110b | 1010b | 0100b |
MTL-U 2P+8E | C0 | 0xA06A4 | Reserved | 0000000b | 1010b | Reserved | 00b | 0110b | 1010b | 0100b |
MTL-U Type4 2P+8E | C0 | 0xA06A4 | Reserved | 0000000b | 1010b | Reserved | 00b | 0110b | 1010b | 0100b |
- The Extended Family, Bits [27:20] are used in conjunction with the Family Code, specified in Bits[11:8], to indicate whether the processor belongs to the Celeron®, Pentium®, or Intel® Core™ processor family.
- The Extended Model, Bits [19:16] in conjunction with the Model Number, specified in Bits [7:4], are used to identify the model of the processor within the processor’s family.
- The Family Code corresponds to Bits [11:8] of the EDX register after RESET, Bits [11:8] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the generation field of the Device ID register accessible through Boundary Scan.
- The Model Number corresponds to Bits [7:4] of the EDX register after RESET, Bits [7:4] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the model field of the Device ID register accessible through Boundary Scan.
- The Stepping ID in Bits [3:0] indicates the revision number of that model. Refer table above for the processor stepping ID number in the CPUID information.
- Refer to Processor BIOS Specification for additional information. When EAX is initialized to a value of ‘1’, the CPUID instruction returns the Extended Family, Extended Model, Processor Type, Family Code, Model Number and Stepping ID value in the EAX register. The EDX processor signature value after reset is equivalent to the processor signature output value in the EAX register.
Cache and TLB descriptor parameters are provided in the EAX, EBX, ECX and EDX registers after the CPUID instruction is executed with a 2 in the EAX register.
Component Marking Information
Figure 2-1. H/U-Series Chip Package BGA Top-Side Markings
Pin Count: 2049 Package Size (width x height): 50 mm x 25 mm
Production (SSPEC):
- SN345
- G1L1: SPARK
- G2L1: FPO_SSPEC
- G3L1: {ex}
- SN345
- SPARK
- {ex}
- FPO_SSPEC
Note:“1” is used to extract the unit visual ID (2D ID).
Processor list can be found at: https://ark.intel.com/content/www/us/en/ark/products/series/236803/intel-core-ultra-processors-series-1.html
Figure 2-2. U Type4 Series Chip Package BGA Top-Side Markings
Pin Count: 2551 Package Size (width x height): 23 mm x 19 mm
Production (SSPEC):