13th Generation Intel® Core™ and Intel® Core™ 14th Generation Processors

Datasheet, Volume 1 of 2
Supporting 13th Generation Intel® Core™ Processor for S, H, P, HX, and U Processor Line Platforms, formerly known as Raptor Lake, Intel® Core™ 14th Generation Processor for S, HX, and U Processor Line Platform, formerly known as Raptor Lake Refresh and Intel® Xeon™ E 2400 Processor, formerly known As Raptor Lake–E

ID 743844
Date 03/25/2024

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

MIPI CSI 2 Interface Signals

Signal Name Description Dir. Buffer Type Link Type Availability
CSI_​A_​DP[1:0] CSI_​A_​DN[1:0] CSI-2 Ports Data lane I DPHY Diff

P Processor Line

H Processor Line

U/U Refresh Processor Line

CSI_​D_​DP[1:0] CSI_​D_​DN[1:0] CSI-2 Ports Data lane I DPHY Diff

P Processor Line

H Processor Line

U/U Refresh Processor Line

CSI_​B_​DP[3:0] CSI_​B_​DN[3:0] CSI-2 Ports Data lane I DPHY Diff

P Processor Line

H Processor Line

U/U Refresh Processor Line

CSI_​C_​DP[3:0] CSI_​C_​DN[3:0] CSI-2 Ports Data lane I DPHY Diff

P Processor Line

H Processor Line

U/U Refresh Processor Line

CSI_​A_​CLK_​P CSI_​A_​CLK_​N CSI 2 Port A Clock lane I DPHY Diff

P Processor Line

H Processor Line

U/U Refresh Processor Line

CSI_​B_​CLK_​P CSI_​B_​CLK_​N CSI 2 Port A Clock lane I DPHY Diff

P Processor Line

H Processor Line

U/U Refresh Processor Line

CSI_​C_​CLK_​P CSI_​C_​CLK_​N CSI 2 Port A Clock lane I DPHY Diff

P Processor Line

H Processor Line

U/U Refresh Processor Line

CSI_​D_​CLK_​P CSI_​D_​CLK_​N CSI 2 Port A Clock lane I DPHY Diff

P Processor Line

H Processor Line

U/U Refresh Processor Line

CSI_​RCOMP CSI Resistance Compensation Analog DPHY SE

P Processor Line

H Processor Line

U/U Refresh Processor Line