13th Generation Intel® Core™ Processor Datasheet, Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
764981 | 07/13/2023 | Public |
DMI Root Complex Link Declaration (DMIRCLDECH_0_0_0_DMIBAR) – Offset 40
This capability declares links from the respective element to other elements of the root complex component to which it belongs and to an element in another root complex component. See PCI Express specification for link/topology declaration requirements.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:20 | 0x80 | RO | Pointer to Next Capability (PNC) This field contains the offset to the next PCI Express capability structure in the linked list of capabilities (Internal Link Control Capability). |
19:16 | 0x1 | RO | Link Declaration Capability Version (LDCV) Hardwired to 1 to indicate compliances with the 1.1 version of the PCI Express specification. |
15:0 | 0x5 | RO | Extended Capability ID (ECID) Value of 0005h identifies this linked list item (capability structure) as being for PCI Express Link Declaration Capability. |