Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Status and Command (BIOS_SPI_STS_CMD) – Offset 4
This is a standard PCI config register. See the PCI spec for bit descriptions.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31 | 0h | RW/1C/V | Detected Parity Error (DPE) 0 = No parity error detected by the controller. |
30 | 0h | RW/1C/V | Signaled System Error (SSE) 0 = No SERR# detected by the controller. |
29 | 0h | RO | Received Master Abort (RMA) Hardwired to 0. |
28 | 0h | RO | Received Target Abort (RTA) Hardwired to 0. |
27 | 0h | RW/1C/V | Signaled Target Abort (STA)
|
26:25 | 0h | RO | Devsel Timing (DEVT)
|
24 | 0h | RO | Master Data Parity Error (MDPE)
|
23 | 0h | RO | Fast Back to Back Capable (FBTBC) Has no meaning on the HW. |
22 | 0h | RO | Reserved (RSVD0) Reserved (RSVD) |
21 | 0h | RO | 66 Mhz Capable (MCAP) Not 66 MHz capable device. Has no meaning on the HW |
20 | 0h | RO | Capablities List (CAPL) Hardwired to 0 indicating that a Capabilities List is not present. |
19 | 0h | RO | Interrupt Status (INTS) Hardwired to 0. |
18:11 | 0h | RO | Reserved (RSVD1) Reserved. |
10 | 1h | RO | Interrupt Disable (INTD) 0 = Interrupt is enabled |
9 | 0h | RO | Fast Back to Back Enable (FBTBEN) Hardwired to 0 |
8 | 0h | RW | System Error Enable (SERREN) 0 = SERR# is Disabled |
7 | 0h | RO | Reserved (RSVD) Reserved. |
6 | 0h | RW | Parity Error Response (PERRR) Hardwired to 0. No response to parity errors from |
5 | 0h | RO | Reserved |
4 | 0h | RO | Memory Write and Invalidate Enable (MWRIEN) 0 = Disabled |
3 | 0h | RO | Special Cycles (SPCYC) Hardwired to 0. |
2 | 0h | RW | Bus Master Enable (BME) 0 = Disabled |
1 | 0h | RW | Memory Space Enable (MSE) 0 = Disables memory mapped Configuration space. |
0 | 0h | RO | IO Space Enable (IOSE) 0 = Disabled |