Intel 600 Series Chipset Family PCH Datasheet, Volume 1 of 2

Datasheet

ID 648364
Date 28/10/2021 00:00:00
Public Content

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

I/O Signal Planes and States

Signal Name

Power Plane

During Reset3

Immediately After Reset3

S3/S4/S5

Deep Sx

CL_​DATA

Primary

Refer to Notes

Refer to Notes

Internal Pull-down

OFF

CL_​CLK

Primary

Refer to Notes

Refer to Notes

Internal Pull-down

OFF

CL_​RST#

Primary

Driven Low

Driven High

Driven High

OFF

Notes:
  1. The Controller Link clock and data buffers use internal Pull-up or Pull-down resistors to drive a logical 1 or 0.
  2. The terminated state is when the I/O buffer Pull-down is enabled.
  3. Reset reference for primary well pins is RSMRST#.