4th Gen Intel® Xeon® Processor Scalable Family, Codename Sapphire Rapids

Data Sheet Vol. 2 Registers

ID Date Version Classification
814094 12/06/2024 01 Public
Document Table of Contents

UPI Routing Table (UPIROUTINGTABLE) — Offset 328h

The 48 bit vector defined in this register captures 16 UPI ID values (supporting up to 8 UPI links). The index bit scheme selected by UpiRoutingConfig.UpiInterleaveMode is used to index to this UPI Routing Table.

Note:If the number of UPI links supported between the nodes is less than the max number of UPI links supported by UpiRoutingConfig.UpiInterleaveMode, then the LogicalUpiTarget entries need to be replicated appropriately (that is, aliasing).
Type Size Offset Default
PCI 64 bit MEM0_​BAR + 328h 0000000000000000h

Register Level Access:

BIOS Access SMM Access OS Access Policy Group ID
RW RW R 1
Bit Range Default & Access Field Name (ID): Description
63:48

0h

RO

Reserved
47:0

000000000000h

RW

LOGICALUPITARGET:

This 48 bit vector captures 16 UPI ID values, each ID being 3 bits (supporting up to 8 UPI links). The index bit scheme selected by UpiRoutingConfig.UpiInterleaveMode is used to index to this UPI Routing Table. Bits [2:0] correspond to the UPI ID selected by Index==0, bits[5:3] correspond to the UPI ID selected by Index==1, etc.