4th Gen Intel® Xeon® Processor Scalable Family, Codename Sapphire Rapids
Data Sheet Vol. 2 Registers
PCI Latency Timer (PLAT_1_30_2_CFG) — Offset Dh
PCI Latency Timer
| Type | Size | Offset | Default |
|---|---|---|---|
| PCI | 8 bit | [B:31, D:30, F:2] + Dh | 00h |
Register Level Access:
| BIOS Access | SMM Access | OS Access |
|---|---|---|
| R | R | R |
| Bit Range | Default & Access | Field Name (ID): Description |
|---|---|---|
| 7:0 | 00h RO | PRIMARY_LATENCY_TIMER: Not applicable to PCI-Express. Hardwired to 00h. |