Intel® Processor and Intel® Core™ i3 and Intel® Core™ 3 N-Series

Datasheet, Volume 1 of 2

ID Date Version Classification
759603 01/07/2025 Public
Document Table of Contents

Functional Description

The PCH provides an System Management Bus (SMBus) 2.0 host controller as well as an SMBus Target Interface.

  • Host Controller: Provides a mechanism for the processor to initiate communications with SMBus peripherals (targets). The PCH is also capable of operating in a mode in which it can communicate with I2C compatible devices.
  • Target Interface: Allows an external initiator to read from or write to the PCH. Write cycles can be used to cause certain events or pass messages, and the read cycles can be used to determine the state of various status bits. The PCH’s internal host controller cannot access the PCH’s internal Target Interface.