13th Generation Intel® Core™, Intel® Core™ 14th Generation, Intel® Core™ Processor (Series 1) and (Series 2), Intel® Xeon™ E 2400 Processor and Intel® Xeon™ 6300 Processor

Datasheet, Volume 1 of 2
Supporting 13th Generation Intel® Core™ Processor for S, H, P, HX, and U Processor Line Platforms, formerly known as Raptor Lake.
Supporting Intel® Core™ 14th Generation Processor for S, HX formerly known As Raptor Lake Refresh.
Supporting Intel® Core™ Processor (Series 1) for U Processor Line Platform, formerly known As Raptor Lake refresh
Supporting Intel® Core™ Processor (Series 2) for H Processor Line Platform, formerly known As Raptor Lake Refresh.
Supporting Intel® Xeon® E 2400 Processor and Intel® Xeon® 6300 Processor, formerly known As Raptor Lake–E Refresh

ID Date Version Classification
743844 02/28/2025 Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

Power Delivery

Power Rail

Description

S/S Refresh/E/E Refresh -Processor Line Controls

HX/HX Refresh-Processor Line Controls

P/PX/H/H Refresh/U/U Refresh Processor Lines Controls

VccCORE

Processor IA Cores Power Rail

SVID

SVID

SVID

VccGT

Graphic Power Rail

SVID

SVID

SVID

VccIN_​AUX3

Support internal FIVR’s 1, SA, PCIe, Display IO and other internal Blocks.

PCH VID

PCH VID

PCH VID

Vcc1P05_​PROC4

Sustain and Sustain Gated Power Rail

Fixed

Fixed

Fixed

Vcc1p8_​PROC

PCIE PHY Power 1.8V Rail

Fixed

Fixed

Fixed

VccMIPILP DDI PHY power rail for MIPI DSI interface ------ ------ Fixed

VDD2

Integrated Memory

Controller Power Rail

Fixed (Memory technology dependent)

Fixed (Memory technology dependent)

Fixed (Memory technology dependent)

Notes:
  1. FIVR = Fully Integrated Voltage Regulator. For details, refer to Digital Linear Voltage Regulator (DLVR).
  2. VccIN_​AUX has a few discrete voltages defined by PCH VID.
  3. VCC1P05_​PROC, for S processor the power rail is connected to a platform voltage regulator to supply power to the sustaining power rails.

  4. VccMIPILP: When MIPI DSI interface is been used, this power rail should be connected to 1.24V rail.
  5. VCC1P05_​PROC for P-Processor line power rail is connected to VCC1P05_​OUT_​FET rail through a power gate at platform, to supply power to the sustain gated power rails.