Power and Ground Signals
This section describes the PCH power rails.
Power Rail Descriptions for Intel® 700 Series Chipset Family PCH
| Name | Description |
|---|
| VCCPRIM_CORE_0P82 | Primary Core Voltage: 0.82 V |
| VCCPRIM_0P82 | Primary Well Voltage: 0.82 V |
| VCCPRIM_1P05 | Primary Well Voltage: 1.05 V |
| VCCDUSB_0P82 | USB digital logic voltage: 0.82 V |
| VCCHSIO_0P82 | HSIO Supply Voltage: 0.82 V |
| VCCAHSIOPLL_1P8 | Analog supply for HSIO PLLs: 1.8 V |
| VCCA_XTAL_PLL_1P8 | Analog supply for XTAL circuit: 1.8 V |
| VCCA_XTAL_PLL_0P82 | Analog supply for XTAL circuit: 0.82 V |
| VCCDSW_3P3 | Deep Sx Well Voltage: 3.3 V |
| VCCPRIM_1P8 | Primary Well: 1.8 V |
| VCCPRIM_3P3 | Primary Well: 3.3 V |
| VCCSPI | SPI Voltage: 3.3 V or 1.8 V. |
| DCPRTC | This rail is generated internally and needs to be routed out to the motherboard for decoupling purpose. |
| VCCRTC | RTC Well Supply. This rail can drop to 2.0 V if all other planes are off. This power is not expected to be shut off unless the RTC battery is removed or drained. - VCCRTC nominal voltage is 3.0 V. This rail is intended to always come up first and always stay on. It should NOT be power cycled regularly on non-coin battery designs.
- Implementation should not attempt to clear CMOS by using a jumper to pull VCCRTC low. Clearing CMOS can be done by using a jumper on RTCRST# or GPI.
|
| DCPCNVILDO1 | This rail is generated internally and needs to be routed out to the motherboard for decoupling purpose. |
| DCPCNVILDO2 | This rail is generated internally and needs to be routed out to the motherboard for decoupling purpose. |
| VCCPGPPA | Power rail for GPIOs (3.3 V or 1.8 V). |
| VCCPGPPBC | Power rail for GPIOs (3.3 V or 1.8 V). |
| VCCPGPPD | Power rail for GPIOs (3.3 V or 1.8 V). |
| VCCPGPPEFK | Power rail for GPIOs (3.3 V or 1.8 V). |
| VCCPGPPGH | Power rail for GPIOs (3.3 V or 1.8 V). |
| VCCPGPPIR | Power rail for GPIOs (3.3 V or 1.8 V). |
| VSS | Ground |