Intel® 700 Series Chipset Family Platform Controller Hub

Datasheet, Volume 1 of 2

ID 743835
Date 01/04/2023

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

Signal Description

Testability Signals

Signal Name

Type

Description

JTAG Signals

PCH_​JTAG_​TCK

I/O

Test Clock Input (TCK): The test clock input provides the clock for the JTAG test logic.

PCH_​JTAG_​TMS

I/OD

Test Mode Select (TMS): The signal is decoded by the Test Access Port (TAP) controller to control test operations.

PCH_​JTAG_​TDI

I/OD

Test Data Input (TDI): Serial test instructions and data are received by the test logic at TDI.

PCH_​JTAG_​TDO

I/OD

Test Data Output (TDO): TDO is the serial output for test instructions and data from the test logic defined in this standard.

PCH_​JTAGX

I/O

This pin is used to support merged debug port topologies.

DBG_​PMODE

O

ITP Power Mode Indicator. This signal is used to transmit processor and PCH power/reset information to the Debugger.

TRIGGER_​IN

I

This pin is used for debug support

TRIGGER_​OUT

O

This pin is used for debug support

PREQ#

I/OD

Probe Mode request: Used by debug tools to request debug operation of processor.
PRDY#

I/OD

Probe Mode Ready: Used by debug tools to determine processor debug readiness.
Boundry Scan Sideband Signals
GPP_​J11 / BSSB_​LS_​TX

I/O

Boundary Scan Sideband Low Speed Transmit for debug purposes
GPP_​J10 / BSSB_​LS_​RX

I/O

Boundary Scan Sideband Low Speed Receive for debug purposes