Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
| ID | Date | Version | Classification |
|---|---|---|---|
| 615146 | 08/09/2019 | 1.2 | Public |
NMI Status (GPI_NMI_STS_GPP_C_0) – Offset 1c0
Register bits in this register are implemented for GPP_C signals that have NMI capability only. Other bits are reserved and RO.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 30:24 | - | - | Reserved
|
| 23 | 0b | RW/1C | GPI NMI Status (GPI_NMI_STS_GPPC_C_23) Same description as bit 22. |
| 22 | 0b | RW/1C | GPI NMI Status (GPI_NMI_STS_GPPC_C_22) This bit is set to 1 by hardware when an edge event is detected (SeeRxEdCfg, RxInv) on pad and all the following conditions are true: |
| 21:0 | - | - | Reserved
|