Core™ Processors

Datasheet, Volume 1 of 2

ID 655258
Date 01/11/2022

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

Display Configuration

Port

S-Processor Line

H Processor Line4

DDI A

eDP* up to HBR3

DP* up to HBR31

HDMI* up to 5.94 Gbps

eDP* up to HBR3

MIPI DSI up to 2.5 Gbps

DP* up to HBR31

HDMI* up to 5.94 Gbps

DDI B

DP* up to HBR31

HDMI* up to 5.94 Gbps

eDP* up to HBR3

MIPI DSI up to 2.5 Gbps

DP* up to HBR31

HDMI* up to 5.94 Gbps

DDI C

DP* up to HBR31

HDMI* up to 5.94 Gbps

N/A

DDI D

DP* up to HBR31

HDMI* up to 5.94 Gbps

N/A

DDI E

DP* up to HBR31

HDMI* up to 5.94 Gbps

N/A

TCP 0

N/A

DP* up to HBR3

HDMI* up to 5.94 Gbps

TCP 1

N/A

DP* up to HBR3

HDMI* up to 5.94 Gbps

TCP 2

N/A

DP* up to HBR3

HDMI* up to 5.94 Gbps

TCP 3

N/A

DP* up to HBR3

HDMI* up to 5.94 Gbps

Notes:
  1. On board re-timer is required.
  2. HBR3 - 8.1 Gbps lane rate.
  3. HBR2 - 5.4 Gbps lane rate.
  4. Dual Embedded panels supported on H product lines using Port A and B

S Processor Display Architecture

H Processor Display Architecture

Note:For port availability in the processor line, refer to the above table.