Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
NMI Enable (GPI_NMI_EN_GPP_B_0) – Offset 270
Refer to Register Field for detail
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:25 | 0h | RO | Reserved (RSVD_0) Reserved |
| 24 | 0h | RO | Reserved |
| 23 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_xxgpp_b_23) Same description as bit 14. |
| 22:21 | 0h | RO | Reserved |
| 20 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_xxgpp_b_20) Same description as bit 14. |
| 19:15 | 0h | RO | Reserved |
| 14 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_xxgpp_b_14) This bit is used to enable/disable the generation of NMI when the corresponding GPI_NMI_STS bit is set and its GPIROUTNMI is set. |
| 13:0 | 0h | RO | Reserved |