Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
Rx/Tx Data Buffer and Command (IC_DATA_CMD) – Offset 10
I2C Data Command Register
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:12 | 0h | RO | RSVD_IC_DATA_CMD (RSVD_IC_DATA_CMD)
|
| 11 | 0h | RO | (RSVD_FIRST_DATA_BYTE) This bit controls whether a RESTART is issued before the byte is sent or received. |
| 10 | 0h | WO | (RESTART) This bit controls whether a RESTART is issued before the |
| 9 | 0h | WO | STOP (STOP)
|
| 8 | 0h | WO | CMD (CMD) This register contains the data to be transmitted or received on the I2C bus. If you |
| 7:0 | 0h | RW | DAT (DAT) This register contains the data to be transmitted or received |