Intel® Core™ Ultra 200V Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
829568 05/27/2025 004 Confidential
Document Table of Contents

I/O Signal Planes and States

Signal Name

Power Plane

During Reset1

Immediately after Reset1

S4/S5

SPI0_​CLK

Primary

Internal Pull-down

Driven Low

Driven Low

SPI0_​MOSI

Primary

Internal Pull-down

Driven Low

Driven Low

SPI0_​MISO

Primary

Internal Pull-up

Driven High

Driven High

SPI0_​CS0#

Primary

Driven High

Driven High

Driven High

SPI0_​CS1#

Primary

Internal Pull-up

Driven High

Driven High

SPI0_​CS2#

Primary

Driven High

Driven High

Driven High

SPI0_​IO[3:2]

Primary

Driven High

(Refer to Note 2)

Driven High

Driven High

Notes:
  1. During reset refers to when RSMRST# is asserted.
  2. SPI0_​MOSI, SPI0_​IO[3:2] also function as strap pins. The actual pin state during Reset is dependent on the platform Pull-up/Pull-down resistor.