Intel® Core™ Ultra 200V Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
829568 05/27/2025 004 Confidential
Document Table of Contents

I/O Signal Planes and States

Power Planes and States for Testability Signals

Signal Name

Power Plane2

Resistors 2 3

During Reset1

Immediately after Reset1

S4/S5

DBG_​PMODE VCCPRIM_​IO

Internal Pull-Up

Driven High

Driven High

Driven High

SOC_​JTAG_​TCK Primary

Internal Pull-down

Driven Low

Driven Low

Driven Low

SOC_​JTAG_​TMS Primary

Internal Pull-Up

Driven High

Driven High

Driven High

SOC_​JTAG_​TDI Primary

Internal Pull-Up

Driven High

Driven High

Driven High

SOC_​JTAG_​TDO Primary

External Pull-Up

Undriven

Undriven

Undriven

SOC_​JTAG_​TRST Primary

Internal Pull-down

Driven Low

Driven Low

Driven Low

PRDY# Primary

External Pull-Up

Driven High

Driven High

Undriven

PREQ# Primary

External Pull-Up

Driven High

Driven High

Undriven

BPM[3:0] Primary

External Pull-Up

Undriven

Undriven

Undriven

Notes:
  1. Reset reference for primary well pins is RSMRST#.
  2. It is strongly recommended to reserve pads for PU\PD resistor in parallel to the internal resistor.