Intel® Core™ Ultra 200V Series Processors
Datasheet, Volume 1 of 2
Processor Base Power Thermal and Power Specifications
The below table notes apply to Table: Processor Base Power Specifications and Table 1 No Specifications for Min/Max PL1/PL2 values. Hardware default of PL1 Tau=1s, By including the benefits available from power and thermal management features the recommended is to use PL1 Tau=28s. PL2- processor opportunistic higher Average Power – Reactive, Limited Duration controlled by Tau_PL1 setting. PL1 Tau - PL1 average power is controlled via PID algorithm with this Tau, The larger the Tau, the longer the PL2 duration. System cooling solution and designs found to not being able to support the Performance TauPL1, adjust the TauPL1 to cooling capability.
| Note | Definition |
|---|---|
| 1 | The Processor Base Power and Assured Power (cTDP) values are the average power dissipation in operating temperature condition limit, for the SKU Segment and Configuration, for which the processor is validated during manufacturing when executing an associated Intel-specified high-complexity workload at the processor P/LP E core frequency corresponding to the configuration and SKU. |
| 2 | Processor Base Power workload may consist of a combination of processor P/LP E core intensive and graphics core intensive applications. |
| 3 | Can be modified at runtime by MSR writes, with MMIO and with PECI commands. |
| 4 | 'Turbo Time Parameter' is a mathematical parameter (units of seconds) that controls the processor turbo algorithm using a moving average of energy usage. Do not set the Turbo Time Parameter to a value less than 0.1 seconds. refer to Platform Power Control for further information. |
| 5 | The shown limit is a time averaged-power, based upon the Turbo Time Parameter. Absolute product power may exceed the set limits for short durations or under virus or uncharacterized workloads. |
| 6 | The Processor will be controlled to a specified power limit as described in Intel® Turbo Boost Technology 2.0. If the power value and/or 'Turbo Time Parameter' is changed during runtime, it may take a short period of time (approximately 3 to 5 times the 'Turbo Time Parameter') for the algorithm to settle at the new control limits. |
| 7 | This is a hardware default setting and not a behavioral characteristic of the part. |
| 8 | For controllable turbo workloads, the PL2 limit may be exceeded for up to 10ms. |
| 9 | LPM power level is an opportunistic power and is not a guaranteed value as usages and implementations may vary. |
| 10 | Power limits may vary depending on if the product supports the Minimum Assured Power (cTDP Down) and/or Maximum Assured Power (cTDP Up) modes. Default power limits can be found in the PKG_PWR_SKU MSR (614h).
|
| 11 | The processor tile do not reach maximum sustained power simultaneously since the sum of all active circuit's estimated power budget is controlled to be equal to or less than the specified PL1 limit. For additional information, refer to the appropriate Mobile TMDG for more information. |
| 12 | Minimum Assured Power(cTDP Down) is based on 128EU equivalent graphics configuration. Minimum Assured Power(cTDP Down) does not decrease the number of active Processor Graphics EUs but relies on Power Budget Management (PL1) to achieve the specified power level. |
| 13 | May vary based on SKU. |
| 14 | |
| 15 | Processor Base Power workload does not reflect various I/O connectivity cases such as Thunderbolt. |
| 16 | Hardware default of PL1 Tau=1s, By including the benefits available from power and thermal management features the recommended is to use PL1 Tau=28s. |
| 17 | PL1 Tau max recommendation value is the default value in the BIOS/BKC and this value is been tested |
| Segment and Package | Processor P/LP E Cores | Configuration | Processor Core Frequency | Power Configuration | Table: General Notes | |||
|---|---|---|---|---|---|---|---|---|
| Intel® Core Ultra 9 Processor Support Fanned Thin and Light | 4P+4 LP E core | IA Core Frequency | Processor Base Power (TDP) | P-Core | 3.3 | 30 | 1,9,10,11,12, 15 | |
| LP E-Core | 3.3 | |||||||
| Minimum Assured Power ( cTDP Down ) | P-Core | 2.2 | 17 | |||||
| LP E-Core | N/A | |||||||
| Low Frequency Mode - LFM | 0.4 | N/A | ||||||
| Graphics Core Frequency | Graphics Frequency | 0.4 | N/A | |||||
| Low Frequency Mode - LFM | 0.1 | |||||||
| Intel® Core Ultra 7 Processor Support Fanned Thin and Light/Fanless Clamshell or Detachable | 4P+4 LP E core | IA Core Frequency | Maximum Assured Power ( cTDP Up ) | P-Core | 3.3 | 30 | 1,9,10,11,12, 15 | |
| LP E-Core | N/A | |||||||
| Processor Base power (TDP) | P-Core | 2.2 | 17 | |||||
| LP E-Core | 2.2 | |||||||
| Minimum Assured Power (cTDP Down) | P-Core | 1.6 | 8 | |||||
| LP E-Core | N/A | |||||||
| Low Frequency Mode - LFM | 0.4 | N/A | ||||||
| Graphics Core Frequency | Graphics Frequency | 0.4 | N/A | |||||
| Low Frequency Mode - LFM | 0.1 | |||||||
| Intel® Core Ultra 5 Processor Support Fanned Thin and Light/Fanless Clamshell or Detachable | 4P+4 LP E core | IA Core Frequency | Maximum Assured Power ( cTDP Up ) | P-Core | 3.1 | 30 | 1,9,10,11,12, 15 | |
| LP E-Core | N/A | |||||||
| Processor Base power (TDP) | P-Core | 2.1 | 17 | |||||
| LP E-Core | 2.1 | |||||||
| Minimum Assured Power (cTDP Down) | P-Core | 1 up to 1.2 | 8 | |||||
| LP E-Core | N/A | |||||||
| Low Frequency Mode - LFM | 0.4 | N/A | ||||||
| Graphics Core Frequency | Graphics Frequency | 0.4 | N/A | |||||
| Low Frequency Mode - LFM | 0.1 | |||||||
| Refer to Table: General Notes |