Intel® Core™ Ultra 200S and 200HX Series Processors

Datasheet, Volume 1 of 2

ID Date Version Classification
832586 12/02/2025 Public
Document Table of Contents
LAM

Processor SKU Support Matrix

DDR Support Matrix Table

Technology

DDR5

Processor Lines S / HX S / HX
Configuration 1DPC1 2DPC 7

Memory Module / Speed

S-Processor5:

UDIMM/SODIMM 5600

CUDIMM/CSODIMM 64009, 10

S-Processor UDIMM/CUDIMM :

1DIMM 1R/2R 5600

2DIMM 1R 4800/2R 4400 8

HX-Processor5 :

SODIMM 5600

CSODIMM 64009, 10

HX-Processor SODIMM/CSODIMM:

1DIMM 1R/2R 4800

2DIMM 1R 4800 / 2R 44008

VDDQ [V]4

5, 1.1

5, 1.1

VDD2 [V] 4

1.1

1.1

Maximum RPC 2

2

4

Die Density [Gb]

16, 24, 32

16, 24, 32

Ballmap Mode

IL IL
Notes:
  1. 1DPC refers to when only 1DIMM slot per channel is routed.
  2. RPC = Rank Per Channel
  3. VDD2 is Processor and DRAM voltage, and VDDQ is DRAM voltage.
  4. 5V is DIMM voltage, 1.1V is DRAM input voltage.
  5. Speed is QDF dependant.
  6. DDR5 ECC is supported only when all memory populated in system supports ECC
  7. Far memory slot to be populated, in case, single DIMM is placed on 2DPC channel.
  8. Maximum 2DPC frequency supported when same DIMM part number populated Within channel. Frequency is not guaranteed when mix DIMM's populated.
  9. DDR POR speed refers to Processor top SKU. Other SKUs may use lower memory speed, refer to ark.intel.com for top memory speed.

  10. DDR5 6400 or higher speed requires to define a main clock out of 2 clock deferential pairs for each 32-bit channel.

  11. ECC supported up to 6400.

DDR Technology Support Matrix

Technology

Form Factor

Ball Count

Processor

DDR5

SoDIMM/CSODIMM

262

S, HX

DDR5

UDIMM/CUDIMM

288

S