Intel® Core™ Ultra 200S, Intel® Core™ Ultra 200S Plus ,Intel® Core™ Ultra 200HX and 200HX Plus Series Processors
Datasheet, Volume 1 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 832586 | 03/17/2026 | Public |
Legal Disclaimer
Revision History
Introduction
Processor and Device IDs
Package Mechanical Specifications
Memory Mapping
Security Technologies
Intel® Virtualization Technology (Intel® VT)
Instructions Set Enhancements
Platform Environmental Control Interface (PECI)
Intel GMM and Neural Network Accelerator (Intel GNA 3.5)
Intel® Neural Processing Unit (Intel® NPU)
Power Management
Power Delivery
Electrical Specifications
Thermal Management
Clock Topology
Memory
USB Type-C* Sub System
Intel® Volume Management Device (Intel® VMD) Technology
PCI Express* (PCIe*)
Graphics
Display
General Purpose Input and Output
Interrupt Timer Subsystem (ITSS)
Direct Media Interface (DMI)
Direct Enhanced Serial Peripheral Interface (Direct eSPI)
Testability and Monitoring
Miscellaneous Signals
Security Technologies
Intel® Converged Boot Guard and Intel® TXT
Crypto Acceleration Instructions
Intel® Secure Key
Execute Disable Bit
Intel® Supervisor Mode Execution Prevention (Intel® SMEP)
Intel® Supervisor Mode Access Prevention (Intel® SMAP)
User Mode Instruction Prevention (UMIP)
Read Processor ID (RDPID)
Intel® Total Memory Encryption - Multi-Key
Control-flow Enforcement Technology (Intel® CET)
KeyLocker Technology
Intel® System Resources Defense and Intel® System Security Report
BIOS Guard
Intel® Platform Trust Technology
Linear Address Space Separation (LASS)
Security Firmware Engines
Power and Performance Technologies
Intel® Thread Director
Intel® Smart Cache Technology
P-core and E-core Level 0, Level 1 and Level 2 Caches
Ring Interconnect
Intel® Hybrid Technology
Intel® Turbo Boost Technology 2.0
Intel® Turbo Boost Max Technology 3.0
Intel® Adaptive Boost Technology
Intel® System Agent Enhanced SpeedStep ® Technology
Enhanced Intel SpeedStep® Technology
Intel® Thermal Velocity Boost (Intel® TVB)
Intel® Speed Shift Technology
Intel® Advanced Vector Extensions 2 (Intel® AVX2)
Intel® 64 Architecture x2APIC
Intel® Dynamic Tuning Technology (Intel® DTT)
Cache Line Write Back (CLWB)
User Mode Wait Instructions
Thermal Management Features
Adaptive Thermal Monitor
Digital Thermal Sensor
PROCHOT# Signal
PROCHOT Output Only
Bi-Directional PROCHOT#
PROCHOT Demotion Algorithm
Voltage Regulator Protection using PROCHOT#
Thermal Solution Design and PROCHOT# Behavior
Low-Power States and PROCHOT# Behavior
THERMTRIP# Signal
Critical Temperature Detection
Software Controlled Clock Modulation (On-Demand Mode)
System Memory Interface
Processor SKU Support Matrix
Supported Memory Modules and Devices
System Memory Timing Support
Memory Controller (MC)
System Memory Controller Organization Mode
System Memory Frequency
Technology Enhancements of Intel® Fast Memory Access (Intel® FMA)
Data Scrambling
ECC H-Matrix Syndrome Codes
Data Swapping
DDR I/O Interleaving
DRAM Clock Generation
DRAM Reference Voltage Generation
Data Swizzling
Post Package Repair (PPR)
Signal Description
| Signal Name | Type | Description |
|---|---|---|
| Processor JTAG Signals | ||
| PROC_JTAG_TCK | I | Test Clock Input (TCK): The test clock input provides the clock for the JTAG test logic. |
| PROC_JTAG_TMS | I | Test Mode Select (TMS): The signal is decoded by the Test Access Port (TAP) controller to control test operations. |
| PROC_JTAG_TDI | I | Test Data Input (TDI): Serial test instructions and data is received by the test logic at TDI. |
| PROC_JTAG_TDO | O | Test Data Output (TDO): TDO is the serial output for test instructions and data from the test logic defined in this standard. |
| PROC_JTAG_TRST# | I | Test Reset(TRST): Resets the Test Access Port (TAP) logic. This signal should be driven low during power-on Reset. |
| DBG_PMODE | O | ITP Power Mode Indicator. This signal is used to transmit processor and power/reset information to the Debugger. |
| PRDY# | O | Probe Mode Ready: PRDY# is a processor output used by debug tools to determine processor debug readiness. |
| PREQ# | I | Probe Mode Request: PREQ# is used by debug tools to request debug operation of the processor. |
| Boundary Scan Sideband Signals | ||
| | I/O | BSSB_LS_TX: Boundary Scan Sideband Low Speed Transmit for debug purposes |
| | I/O | BSSB_LS_RX: Boundary Scan Sideband Low Speed Receive for debug purposes |
| Breakpoint and Performance Monitor Signals | ||
| BPM[0] | I/O | Breakpoint and Performance Monitor Signals(BPM): Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. |
| BPM[1] | I/O | Breakpoint and Performance Monitor Signals(BPM): Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. |
| BPM[2] | I/O | Breakpoint and Performance Monitor Signals(BPM): Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. |
| BPM[3] | I/O | Breakpoint and Performance Monitor Signals(BPM): Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. |
| Boot Halt Signal | ||
| | I/O | Boot Halt : This signal is used for platform boot halt. Supports 1.8 V only. |