Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
Device Capability 2 (CNVI_WIFI_GIO_DEV_CAP_2) – Offset 64
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:20 | 0h | RO | Reserved |
| 19:18 | 2h | RO | OBFF suported : 0x00: Unsupported 0x01: Supported using message signaling A 0x10: supported using signaling B 0x11: supported using WAKE signaling (OBFF_MEC_SUP) OBFF suported : 0x00 -unsupported , 0x01 -sup using message signaling A, 0x10 -sup using signaling B ,0x11-supported using WAKE signaling |
| 17:12 | 0h | RO | Reserved |
| 11 | 1h | RO | LTR MEC SUP (LTR_MEC_SUP) LTR Mechanism Supported - a value of 1b indicates support for LTR. |
| 10:5 | 0h | RO | Reserved |
| 4 | 1h | RO | 1- support for the Completion Timeout Disable, 0- not supported. Hardwired to 0x1 (CMP_TO_DIS_SUP) 1- support for the Completion Timeout Disable, 0- not supported hardwired to 0x1 |
| 3:0 | 2h | RO | Completion Timeout Ranges Supported. Hardwired to 0x2 (CMP_TO_RNG_SUP) Completion Timeout Ranges Supported hardwired to 0x2 |