Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
REG SCL_I2C_FMP_TIMING (SCL_I2C_FMP_TIMING) – Offset 220
SCL I2C Fast Mode Plus Timing Register
This register sets the SCL clock high period and low period count for I2C Fast Mode Plus transfers.
The count value takes the number of core_clks to maintain the I/O SCL Low/High period timing.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:24 | 0h | RO | RSVD_31_24 (RSVD_31_24) RSVD_31_24: These bits in SCL I2C FM plus timing register |
| 23:16 | 64h | RW | I2C_FMP_HCNT (I2C_FMP_HCNT) I2C Fast Mode Plus High Count |
| 15:8 | 0h | RO | RSVD_15_8 (RSVD_15_8) RSVD_15_8: These bits in SCL I2C FM plus timing register |
| 7:0 | 64h | RW | I2C_FMP_LCNT (I2C_FMP_LCNT) I2C Fast Mode Plus Low Count |