Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
Super Speed Port Enable (SSPE_REG) – Offset 80b8
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31 | 1h | RW | SS Block Powerdown for Active LFPS (SS_CFG_BLOCK_PWRDWN_4_ACT_LFPS) Delay power down entry if Rx LFPS is active. |
| 30 | 1h | RW | Enable Clear CCS for HC Reset (DIS_CLR_CCS_4_HCRESET) Enable Clearing of CCS for HCReset - |
| 29 | 0h | RW | Disable Raw LFPS based Wake Fix (DISABLE_RAWLFPS_BASED_WAKE_FIX) Disable Raw Lfps Detection Based Wake from P3 |
| 28 | 0h | RW | EXI OVERRIDE DISABLE (EXI_OVERRIDE_DIS) EXI Override Disable |
| 27:2 | 0h | RO | Rsvd (RSVD) Reserved |
| 1:0 | 0h | RW | SuperSpeed Port Enable Register (SSPE_REG) USB3 Port Enable |