Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
MSI Message Control (MMC) – Offset 62
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 15:11 | 0h | RO | Reserved (Preserved) (RSVD15) SW must preserve the original value when writing. |
| 10 | 0h | RO | Extended Message Data Enable (EMDE) If Set, the Function is enabled to provide Extended Message Data. If Clear, the Function is not enabled to provide Extended Message Data. |
| 9 | 0h | RO | Extended Message Data Capable (EMDC) If Set, the Function is capable of providing Extended Message Data. If Clear, the Function does not support providing Extended Message Data. |
| 8 | 0h | RO | Per-Vector Masking Capable (PVMC) If Set, the Function supports MSI Per-Vector Masking. If Clear, the Function does not support MSI Per-Vector Masking. |
| 7 | 1h | RO | 64b Address Capability (ADD64) Indicates the ability to generate a 64-bit message address. |
| 6:4 | 0h | RO | Multiple Message Enable (MME) Normally this is a RW register. However since only 1 message is supported, these bits are hardwired to 000 = 1 message. |
| 3:1 | 0h | RO | Multiple Message Capable (MMC) Hardwired to 0 indicating request for 1 message. |
| 0 | 0h | RW | MSI Enable (ME) If set to 1 an MSI will be generated instead of an INTx# signal. If set to 0, an MSI may not be generated. |