Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
GPI General Purpose Events Status (GPI_GPE_STS_GPP_V_0) – Offset 220
Refer to Register Field for detail
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:24 | 0h | RO | Reserved (RSVD_0) Reserved |
| 23:19 | 0h | RO | Reserved |
| 18 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxsys_pwrok) These bits are set any time the corresponding GPIO pad is set up as an input, under host ownership and the corresponding GPIO signal is high (or low if the corresponding RXINV bit is set). If the corresponding enable bit is set in the GPI_GPE_EN register, then when the GPI_GPE_STS[i] bit is set: If the system is in an S3-S5 state, the event will also wake the system. If the system is in an S0 state (or upon waking back to an S0 state), an SCI will be caused, depending on the GPIRoutSCI bit for the corresponding pad. These bits are sticky bits and are cleared by writing a 1 back to this bit position. The state of GPI_GPE_EN[i] does not prevent the setting of GPI_GPE_STS[i]. Each bit position correspond to 1 pad in the Community: Bit0 = Pad0 Bit1 = Pad1 Bit2 = Pad2 ... Bit N-1= Pad N-1 Notes: The ResetSignal is configured by Pad Reset Config (PadRstCfg) in Pad Configuration DW0 register. \t\t\t |
| 17 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_17) Same description as bit 0. |
| 16 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_16) Same description as bit 0. |
| 15 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_15) Same description as bit 0. |
| 14 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_14) Same description as bit 0. |
| 13 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_13) Same description as bit 0. |
| 12 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_12) Same description as bit 0. |
| 11 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_11) Same description as bit 0. |
| 10 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_10) Same description as bit 0. |
| 9 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_9) Same description as bit 0. |
| 8 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_8) Same description as bit 0. |
| 7 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_7) Same description as bit 0. |
| 6 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_6) Same description as bit 0. |
| 5 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_5) Same description as bit 0. |
| 4 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_4) Same description as bit 0. |
| 3 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_3) Same description as bit 0. |
| 2 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_2) Same description as bit 0. |
| 1 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_1) Same description as bit 0. |
| 0 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_xxgpp_v_0) These bits are set any time the corresponding GPIO pad is set up as an input, under host ownership and the corresponding GPIO signal is high (or low if the corresponding RXINV bit is set). If the corresponding enable bit is set in the GPI_GPE_EN register, then when the GPI_GPE_STS bit is set: |