Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
REG SCL_EXT_TERMN_LCNT_TIMING (SCL_EXT_TERMN_LCNT_TIMING) – Offset 22c
SCL Termination Bit Low Count Timing Register
This register is used to extend the SCL Low period for Read Termination Bit
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:20 | 0h | RO | RSVD_31_20 (RSVD_31_20) RSVD_31_20: These bits in SCL Termination Bit Low count |
| 19:16 | 3h | RW | I3C_TS_SKEW_CNT (I3C_TS_SKEW_CNT) I3C HDR Ternary Skew Count. |
| 15:4 | 0h | RO | RSVD_15_4 (RSVD_15_4) RSVD_15_4: These bits in SCL Termination Bit Low count |
| 3:0 | 0h | RW | I3C_EXT_TERMN_LCNT (I3C_EXT_TERMN_LCNT) I3C Read Termination Bit Low count. |