Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
GPI General Purpose Events Enable (GPI_GPE_EN_GPP_V_0) – Offset 230
Refer to Register Field for detail
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:24 | 0h | RO | Reserved (RSVD_0) Reserved |
| 23:20 | 0h | RO | Reserved |
| 19 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxsys_reset_b) This bit is used to enable/disable the generation of GPE to cause SCI and/or wake when the corresponding GPI_GPE_STS[i] bit is set. 0 = disable GPE generation 1 = enable GPE generation Note: The pad must also be routed for GPE functionality in order for GPE to be generated, i.e. the corresponding GPIRoutSCI must be set to '1'. Bit assignment: Bit0 = Pad0 Bit1 = Pad1 Bit2 = Pad2 ... Bit N-1= Pad N-1 Notes: The ResetSignal is configured by Pad Reset Config (PadRstCfg) in Pad Configuration DW0 register. \t\t\t |
| 18 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxsys_pwrok) This bit is used to enable/disable the generation of GPE to cause SCI and/or wake when the corresponding GPI_GPE_STS[i] bit is set. 0 = disable GPE generation 1 = enable GPE generation Note: The pad must also be routed for GPE functionality in order for GPE to be generated, i.e. the corresponding GPIRoutSCI must be set to '1'. Bit assignment: Bit0 = Pad0 Bit1 = Pad1 Bit2 = Pad2 ... Bit N-1= Pad N-1 Notes: The ResetSignal is configured by Pad Reset Config (PadRstCfg) in Pad Configuration DW0 register. \t\t\t |
| 17 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_17) Same description as bit 0. |
| 16 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_16) Same description as bit 0. |
| 15 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_15) Same description as bit 0. |
| 14 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_14) Same description as bit 0. |
| 13 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_13) Same description as bit 0. |
| 12 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_12) Same description as bit 0. |
| 11 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_11) Same description as bit 0. |
| 10 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_10) Same description as bit 0. |
| 9 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_9) Same description as bit 0. |
| 8 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_8) Same description as bit 0. |
| 7 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_7) Same description as bit 0. |
| 6 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_6) Same description as bit 0. |
| 5 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_5) Same description as bit 0. |
| 4 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_4) Same description as bit 0. |
| 3 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_3) Same description as bit 0. |
| 2 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_2) Same description as bit 0. |
| 1 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_1) Same description as bit 0. |
| 0 | 0h | RW | GPI General Purpose Events Enable (GPI_GPE_EN_xxgpp_v_0) This bit is used to enable/disable the generation of GPE to cause SCI and/or wake when the corresponding GPI_GPE_STS[i] bit is set. |