Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
Pad Configuration Lock (PADCFGLOCK_GPPASPI0_0) – Offset 110
Refer to Register Field for detail
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:26 | 0h | RO | Reserved (RSVD_0) Reserved |
| 25:16 | 0h | RO | Reserved |
| 15 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_15) Same description as bit 0. |
| 14 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_14) Same description as bit 0. |
| 13 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_13) Same description as bit 0. |
| 12 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_12) Same description as bit 0. |
| 11 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_11) Same description as bit 0. |
| 10 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_10) Same description as bit 0. |
| 9 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_9) Same description as bit 0. |
| 8 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_8) Same description as bit 0. |
| 7 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_7) Same description as bit 0. |
| 6 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_6) Same description as bit 0. |
| 5 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_5) Same description as bit 0. |
| 4 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_4) Same description as bit 0. |
| 3 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_3) Same description as bit 0. |
| 2 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_2) Same description as bit 0. |
| 1 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_1) Same description as bit 0. |
| 0 | 0h | RW | Pad Config Lock (PADCFGLOCK_xxgpp_a_0) PadCfgLock locks specific register fields in the pad specific registers (in Community or Pad) from being configured. The registers affected become Read-Only and software writes to these registers have no effect. |