Intel® Core™ Ultra 200V Series Processors SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 831520 | 09/03/2024 | 001 | Public |
REG SCL_I3C_PP_TIMING (SCL_I3C_PP_TIMING) – Offset 218
SCL I3C Push Pull Timing Register
This register sets the SCL clock high period and low period count for I3C Push Pull transfers. The
count value takes the number of core_clks to maintain the I/O SCL High/Low Period timing.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:24 | 0h | RO | RSVD_31_24 (RSVD_31_24) RSVD_31_24: These bits in SCL I3C PP timing register are |
| 23:16 | 8h | RW | I3C_PP_HCNT (I3C_PP_HCNT) I3C Push Pull High Count. |
| 15:8 | 0h | RO | RSVD_15_8 (RSVD_15_8) RSVD_15_8: These bits in SCL I3C PP timing register are |
| 7:0 | 8h | RW | I3C_PP_LCNT (I3C_PP_LCNT) I3C Push Pull Low Count. |